完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorHsu, KCen_US
dc.date.accessioned2014-12-08T15:18:29Z-
dc.date.available2014-12-08T15:18:29Z-
dc.date.issued2005-09-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TDMR.2005.853514en_US
dc.identifier.urihttp://hdl.handle.net/11536/13304-
dc.description.abstractIn order to quickly discharge the electrostatic discharge (ESD) energy and to efficiently protect the ultrathin gate oxide, a novel native-negative-channel metal oxide semiconductor (NMOS)-triggered silicon-controlled rectifier (NANSCR) is proposed for on-chip ESD protection in a 0.13-mu m complementary metal oxide semiconductor (CMOS) process with a voltage supply of 1.2 V. The proposed NANSCR can be designed for the input, output, and power-rail ESD protection circuits without latchup danger. A new whole-chip ESD protection scheme realized with the proposed NANSCR devices is also demonstrated with the consideration of pin-to-pin ESD stress. From the experimental results, the trigger voltage, holding voltage, turn-on resistance, turn-on speed, and charged-device-model (CDM) ESD level of NANSCR can be greatly improved, as compared with the traditional low-voltage-triggering SCR (LVTSCR). Under transmission line pulsing (TLP) stress, the gate leakage current of the gate monitor device protected by the proposed NANSCR is monitored after each TLP pulse, whereas the gate leakage current is not obviously increased. Therefore, the ultrathin gate oxide of the input stage can be safely protected by the new proposed NANSCR against ESD stress in the nanoscale CMOS technology.en_US
dc.language.isoen_USen_US
dc.subjectcharged device model (CDM)en_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjectnative NMOSen_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.titleNative-NMOS-triggered SCR With faster turn-on speed for effective ESD protection in a 0.13-mu m CMOS processen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/TDMR.2005.853514en_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume5en_US
dc.citation.issue3en_US
dc.citation.spage543en_US
dc.citation.epage554en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000235070500029-
顯示於類別:會議論文


文件中的檔案:

  1. 000235070500029.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。