完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Hsu, KC | en_US |
dc.date.accessioned | 2014-12-08T15:18:29Z | - |
dc.date.available | 2014-12-08T15:18:29Z | - |
dc.date.issued | 2005-09-01 | en_US |
dc.identifier.issn | 1530-4388 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TDMR.2005.853514 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/13304 | - |
dc.description.abstract | In order to quickly discharge the electrostatic discharge (ESD) energy and to efficiently protect the ultrathin gate oxide, a novel native-negative-channel metal oxide semiconductor (NMOS)-triggered silicon-controlled rectifier (NANSCR) is proposed for on-chip ESD protection in a 0.13-mu m complementary metal oxide semiconductor (CMOS) process with a voltage supply of 1.2 V. The proposed NANSCR can be designed for the input, output, and power-rail ESD protection circuits without latchup danger. A new whole-chip ESD protection scheme realized with the proposed NANSCR devices is also demonstrated with the consideration of pin-to-pin ESD stress. From the experimental results, the trigger voltage, holding voltage, turn-on resistance, turn-on speed, and charged-device-model (CDM) ESD level of NANSCR can be greatly improved, as compared with the traditional low-voltage-triggering SCR (LVTSCR). Under transmission line pulsing (TLP) stress, the gate leakage current of the gate monitor device protected by the proposed NANSCR is monitored after each TLP pulse, whereas the gate leakage current is not obviously increased. Therefore, the ultrathin gate oxide of the input stage can be safely protected by the new proposed NANSCR against ESD stress in the nanoscale CMOS technology. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | charged device model (CDM) | en_US |
dc.subject | electrostatic discharge (ESD) | en_US |
dc.subject | native NMOS | en_US |
dc.subject | silicon-controlled rectifier (SCR) | en_US |
dc.title | Native-NMOS-triggered SCR With faster turn-on speed for effective ESD protection in a 0.13-mu m CMOS process | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/TDMR.2005.853514 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY | en_US |
dc.citation.volume | 5 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 543 | en_US |
dc.citation.epage | 554 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000235070500029 | - |
顯示於類別: | 會議論文 |