完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, Dong-Ru | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Lin, Jer-Yi | en_US |
dc.contributor.author | Chen, Yi-Hsuan | en_US |
dc.contributor.author | Chang, Tien-Shun | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2017-04-21T06:56:35Z | - |
dc.date.available | 2017-04-21T06:56:35Z | - |
dc.date.issued | 2017-02 | en_US |
dc.identifier.issn | 0268-1242 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1088/1361-6641/32/2/025004 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133192 | - |
dc.description.abstract | In this paper, strained channel-sidewall damascened tri-gate polycrystalline silicon thin-film transistors (SC-SWDTG TFTs) have been successfully fabricated and then demonstrated by an innovative process flow. This process flow without the use of advanced lithography processes combines the sidewall damascened technique (SWDT) and two strain techniques, namely, the strain proximity free technique (SPFT), and the stress memorization technique (SMT), in the poly-Si channels. It has some advantages: (1) the channel shapes and dimensions can be effectively controlled by the wet etching processes and the deposition thickness of the tetraethoxysilane (TEOS) oxide; (2) the source/drain (S/D) resistance can be significantly decreased by the formation of the raised S/D structures; (3) the SPFT, SMT, and the rapid thermal annealing (RTA) treatment can enhance the performance of the SC-SWDTG TFTs without the limitation of the highly scaling stress liner thickness in deep-submicron TFTs. Thus, the SC-SWDTG TFTs exhibit a steep subthreshold swing (S.S.) similar to 110mV/dec., an extremely small drain induced barrier lowing (DIBL) similar to 12.2mVV(-1), and a high on/off ratio similar to 10(7) (V-D = 1V) without plasma treatments for future three-dimensional integrated circuits (3D ICs) applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | sidewall damascened technique | en_US |
dc.subject | tri-gate | en_US |
dc.subject | thin-film transistor | en_US |
dc.subject | strain proximity free technique | en_US |
dc.subject | stress memorization technique | en_US |
dc.subject | rapid thermal annealing | en_US |
dc.subject | three dimensional integrated circuits | en_US |
dc.title | High-performance sidewall damascened tri-gate poly-si TFTs with the strain proximity free technique and stress memorization technique | en_US |
dc.identifier.doi | 10.1088/1361-6641/32/2/025004 | en_US |
dc.identifier.journal | SEMICONDUCTOR SCIENCE AND TECHNOLOGY | en_US |
dc.citation.volume | 32 | en_US |
dc.citation.issue | 2 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | 光電工程學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.contributor.department | Department of Photonics | en_US |
dc.identifier.wosnumber | WOS:000393773600004 | en_US |
顯示於類別: | 期刊論文 |