完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Khwa, Win-San | en_US |
dc.contributor.author | Chang, Meng-Fan | en_US |
dc.contributor.author | Wu, Jau-Yi | en_US |
dc.contributor.author | Lee, Ming-Hsiu | en_US |
dc.contributor.author | Su, Tzu-Hsiang | en_US |
dc.contributor.author | Yang, Keng-Hao | en_US |
dc.contributor.author | Chen, Tien-Fu | en_US |
dc.contributor.author | Wang, Tien-Yen | en_US |
dc.contributor.author | Li, Hsiang-Pang | en_US |
dc.contributor.author | Brightsky, Matthew | en_US |
dc.contributor.author | Kim, Sangbum | en_US |
dc.contributor.author | Lung, Hsiang-Lan | en_US |
dc.contributor.author | Lam, Chung | en_US |
dc.date.accessioned | 2017-04-21T06:56:07Z | - |
dc.date.available | 2017-04-21T06:56:07Z | - |
dc.date.issued | 2017-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2016.2597822 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133231 | - |
dc.description.abstract | For multilevel cell (MLC) phase change memory (PCM), resistance drift ( R-drift) phenomenon causes cell resistance to increase with time, even at room temperature. As a result, the fixed-threshold-retention (FTR) raw-bit-error-rate (RBER) surpasses practical ECC correction ability within hours after being programmed. This study proposes a resistance drift compensation (RDC) scheme to mitigate R-drift issue. The proposed RDC scheme realizes PCM drift compensation and features RDC pulse to suppress ECC decoding failure. The proposed approach was validated using a 90-nm 128M cells PCM chip and an FPGA-based memory controller verification system. The MLC PCM FTR RBER has been suppressed by over 100x, thereby bringing it within ECC capability. The effectiveness of the RDC scheme was verified up to 106 cycles. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | MLC | en_US |
dc.subject | multilevel cell | en_US |
dc.subject | PCM | en_US |
dc.subject | PCRAM | en_US |
dc.subject | resistance drift | en_US |
dc.subject | write driver | en_US |
dc.title | A Resistance Drift Compensation Scheme to Reduce MLC PCM Raw BER by Over 100x for Storage Class Memory Applications | en_US |
dc.identifier.doi | 10.1109/JSSC.2016.2597822 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 52 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 218 | en_US |
dc.citation.epage | 228 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000395641800019 | en_US |
顯示於類別: | 期刊論文 |