完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yu, Kuan-Chin | en_US |
dc.contributor.author | Fan, Ming-Long | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2019-04-03T06:42:08Z | - |
dc.date.available | 2019-04-03T06:42:08Z | - |
dc.date.issued | 2016-03-01 | en_US |
dc.identifier.issn | 2168-6734 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JEDS.2016.2524567 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/133497 | - |
dc.description.abstract | This paper evaluates monolithic 3-D logic circuits and 6T SRAMs composed of InGaAs-n/Ge-p ultra-thin-body MOSFETs while considering interlayer coupling through TCAD mixed-mode model. This paper indicates that monolithic 3-D InGaAs/Ge logic circuits provide equal leakage and better delay performance compared with planar 2-D structure through optimized 3-D layout. The monolithic 3-D InGaAs/Ge 6T SRAMs can simultaneously improve the cell stability and performance through optimized 3-D layout. We suggest two 3-D SRAM layout designs for high performance and low power applications, respectively. Moreover, with optimized 3-D layout designs, InGaAs/Ge logic circuits exhibit larger delay improvement, and the 6T SRAMs exhibit larger read access time and time-to-write improvement compared with Si counterparts. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | InGaAs/Ge | en_US |
dc.subject | monolithic 3-D | en_US |
dc.subject | logic circuits | en_US |
dc.subject | SRAM | en_US |
dc.subject | interlayer coupling | en_US |
dc.title | Evaluation of Monolithic 3-D Logic Circuits and 6T SRAMs With InGaAs-n/Ge-p Ultra-Thin-Body MOSFETs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JEDS.2016.2524567 | en_US |
dc.identifier.journal | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | en_US |
dc.citation.volume | 4 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 76 | en_US |
dc.citation.epage | 82 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000373055800007 | en_US |
dc.citation.woscount | 5 | en_US |
顯示於類別: | 期刊論文 |