完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, Ya-Chien_US
dc.contributor.authorChen, Hung-Binen_US
dc.contributor.authorChang, Chun-Yenen_US
dc.contributor.authorCheng, Chun-Huen_US
dc.contributor.authorShih, Yi-Jiaen_US
dc.contributor.authorWu, Yung-Chunen_US
dc.date.accessioned2017-04-21T06:50:15Z-
dc.date.available2017-04-21T06:50:15Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-5090-0638-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/134333-
dc.description.abstractThis work demonstrates for the first time a three-dimensional (3D) stacked hybrid P/N layer for p-channel junctionless thin-film transistor (JL-TFT) with nanowire (NW) structures. Relative to conventional stacked devices, the 3D stacked hybrid P/N JL-TFT exhibits a high I-on/I-off current ratio (> 10(9)), a steep subthreshold swing (SS) of 70 mV/dec, a low drain-induced barrier lowering (DIBL) value of 3.5 mV/V; these properties are achieved by reducing the effective channel thickness that is determined by the channel/substrate junction. The developed stacked hybrid P/N exhibits reduced low-frequency noise, less sensitive temperature coefficients and performance variation in both threshold voltage (Vth) and SS, and so is suit for high-density 3D stacked integrated circuit (IC) applications.en_US
dc.language.isoen_USen_US
dc.titleA Highly Scalable Poly-Si Junctionless FETs Featuring a Novel Multi-Stacking Hybrid P/N Layer and Vertical Gate with Very High Ion/Ioff for 3D Stacked ICsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGYen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390702200073en_US
dc.citation.woscount0en_US
顯示於類別:會議論文