完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cheng, Ya-Chi | en_US |
dc.contributor.author | Chen, Hung-Bin | en_US |
dc.contributor.author | Chang, Chun-Yen | en_US |
dc.contributor.author | Cheng, Chun-Hu | en_US |
dc.contributor.author | Shih, Yi-Jia | en_US |
dc.contributor.author | Wu, Yung-Chun | en_US |
dc.date.accessioned | 2017-04-21T06:50:15Z | - |
dc.date.available | 2017-04-21T06:50:15Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-5090-0638-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134333 | - |
dc.description.abstract | This work demonstrates for the first time a three-dimensional (3D) stacked hybrid P/N layer for p-channel junctionless thin-film transistor (JL-TFT) with nanowire (NW) structures. Relative to conventional stacked devices, the 3D stacked hybrid P/N JL-TFT exhibits a high I-on/I-off current ratio (> 10(9)), a steep subthreshold swing (SS) of 70 mV/dec, a low drain-induced barrier lowering (DIBL) value of 3.5 mV/V; these properties are achieved by reducing the effective channel thickness that is determined by the channel/substrate junction. The developed stacked hybrid P/N exhibits reduced low-frequency noise, less sensitive temperature coefficients and performance variation in both threshold voltage (Vth) and SS, and so is suit for high-density 3D stacked integrated circuit (IC) applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Highly Scalable Poly-Si Junctionless FETs Featuring a Novel Multi-Stacking Hybrid P/N Layer and Vertical Gate with Very High Ion/Ioff for 3D Stacked ICs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000390702200073 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |