完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jung, Jinwook | en_US |
dc.contributor.author | Nam, Gi-Joon | en_US |
dc.contributor.author | Reddy, Lakshmi | en_US |
dc.contributor.author | Jiang, Iris Hui-Ru | en_US |
dc.contributor.author | Shin, Youngsoo | en_US |
dc.date.accessioned | 2017-04-21T06:50:08Z | - |
dc.date.available | 2017-04-21T06:50:08Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-4503-4466-1 | en_US |
dc.identifier.issn | 1933-7760 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1145/2966986.2967062 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134361 | - |
dc.description.abstract | This paper proposes a powerful new technique called "OWARU"(1) that re-places and re-sizes multiple gates simultaneously to improve the most critical paths of a design. In essence, it is an incremental timing-driven placement technique integrated with gate sizing optimization that runs in conjunction with static timing analysis to guarantee a WYSIWYG (2) property. The OWARU technique offers several key advantages over previous techniques such as geometrical path straightening via the Bezier-curve algorithm, free space awareness to guarantee a legal placement solution, and an accurate true timing mode. The Bezier-curve geometric smoothing algorithm is extended with new anchor placement techniques to further improve the path placement. Free space aware placement algorithm is further enhanced with multiple gate optimization. The preliminary results are promising. We applied the OWARU technique at the end of industrial strength physical synthesis optimization on high performance microprocessor designs. The technique was extremely effective in improving the most critical path of the tested designs. On timing critical paths that were not fully closed from the previous physical synthesis optimization, the WS (worst slack) is improved by 5.3% of the total clock period and the TNS (total negative slack) improved by 91.3% on average. | en_US |
dc.language.iso | en_US | en_US |
dc.title | OWARU: Free Space-Aware Timing-Driven Incremental Placement | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1145/2966986.2967062 | en_US |
dc.identifier.journal | 2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000390297800008 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |