完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJung, Jinwooken_US
dc.contributor.authorNam, Gi-Joonen_US
dc.contributor.authorReddy, Lakshmien_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorShin, Youngsooen_US
dc.date.accessioned2017-04-21T06:50:08Z-
dc.date.available2017-04-21T06:50:08Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4503-4466-1en_US
dc.identifier.issn1933-7760en_US
dc.identifier.urihttp://dx.doi.org/10.1145/2966986.2967062en_US
dc.identifier.urihttp://hdl.handle.net/11536/134361-
dc.description.abstractThis paper proposes a powerful new technique called "OWARU"(1) that re-places and re-sizes multiple gates simultaneously to improve the most critical paths of a design. In essence, it is an incremental timing-driven placement technique integrated with gate sizing optimization that runs in conjunction with static timing analysis to guarantee a WYSIWYG (2) property. The OWARU technique offers several key advantages over previous techniques such as geometrical path straightening via the Bezier-curve algorithm, free space awareness to guarantee a legal placement solution, and an accurate true timing mode. The Bezier-curve geometric smoothing algorithm is extended with new anchor placement techniques to further improve the path placement. Free space aware placement algorithm is further enhanced with multiple gate optimization. The preliminary results are promising. We applied the OWARU technique at the end of industrial strength physical synthesis optimization on high performance microprocessor designs. The technique was extremely effective in improving the most critical path of the tested designs. On timing critical paths that were not fully closed from the previous physical synthesis optimization, the WS (worst slack) is improved by 5.3% of the total clock period and the TNS (total negative slack) improved by 91.3% on average.en_US
dc.language.isoen_USen_US
dc.titleOWARU: Free Space-Aware Timing-Driven Incremental Placementen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1145/2966986.2967062en_US
dc.identifier.journal2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390297800008en_US
dc.citation.woscount0en_US
顯示於類別:會議論文