完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChiu, Yi-Weien_US
dc.contributor.authorHu, Yu-Haoen_US
dc.contributor.authorZhao, Jun-Kaien_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2017-04-21T06:50:06Z-
dc.date.available2017-04-21T06:50:06Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134365-
dc.description.abstractWe propose a data-aware power cut-off write-assist 12T SRAM cell (DPC12T) which improves the write-ability to improve the write minimum operating voltage (V-MIN). Moreover, we propose an adaptive data-aware keeper (DAK) to lower the design conflicts among the keeper current, read current and the bit-line leakage current to improve the read stability and read V-MIN for single-ended read operation. Fabricated 40nm 8kb test chip macro with 64 cells per bit-line can achieve V-MIN 250 mV and 230 mV without and with enabling DAK at 6 MHz and 4 MHz, respectively. The SRAM test macro with 256, 512 and 1024 cells per bit-line demonstrates that DAK improves the read V-MIN by 9% to 21% at low supply voltages.en_US
dc.language.isoen_USen_US
dc.titleA Subthreshold SRAM with Embedded Data-Aware Write-Assist and Adaptive Data-Aware Keeperen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1014en_US
dc.citation.epage1017en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390094701037en_US
dc.citation.woscount0en_US
顯示於類別:會議論文