完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shen-Juien_US
dc.contributor.authorChen, Sau-Geeen_US
dc.date.accessioned2017-04-21T06:50:05Z-
dc.date.available2017-04-21T06:50:05Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4799-5341-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134375-
dc.description.abstractThis paper presents an area-efficient memory-based FFT processor for long FFT lengths. To achieve high throughput, radix-4(2) FFT algorithm is adopted to reduce number of FFT stages. For low-complexity realization of the main butterfly processing element, a folded-by-2 scheme along with an optimized scheduling is designed. Variable FFT lengths (i.e., 1024 similar to 32768 points) can be supported through flexible switch configurations. Moreover, a conflict-free memory addressing scheme is devised to support 16-way parallel and normal-order data input/output without re-ordering buffers. An optimized block floating-point (BFP) scheme is employed for long-length FFT operations. The EDA synthesis results with TSMC-90nm process show that the area of proposed FFT processor is 2.98 mm(2), and the power consumption is 29 mW @160MHz clock frequency. The SQNR performance is over 70dB for all supported FFT lengths with 16-bit wordlength.en_US
dc.language.isoen_USen_US
dc.subjectFFTen_US
dc.subjectSQNRen_US
dc.subjectRadix-4(2)en_US
dc.titleA High-Parallelism Memory-Based FFT Processor with High SQNR and Novel Addressing Schemeen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage2671en_US
dc.citation.epage2674en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000390094702207en_US
dc.citation.woscount0en_US
顯示於類別:會議論文