完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Tzu-Chi | en_US |
dc.contributor.author | Huang, Hong-Yi | en_US |
dc.contributor.author | Liu, Jen-Chieh | en_US |
dc.contributor.author | Cheng, Kuo-Hsing | en_US |
dc.contributor.author | Luo, Ching-Hsing | en_US |
dc.date.accessioned | 2017-04-21T06:50:02Z | - |
dc.date.available | 2017-04-21T06:50:02Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-4244-9474-3 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134394 | - |
dc.description.abstract | A fast locking all-digital phase-locked loop (ADPLL) with the active inductor oscillator is proposed. An LC-tank DCO with a tunable active inductor can obtain a wider operational frequency range, smaller area and higher signal quality. The proposed frequency and phase locking algorithm can achieve good jitter performance, high frequency accuracy, and low circuit complexity. The ADPLL is designed using a 0.18 um CMOS process. The operational frequency range of the ADPLL is from 318 MHz to 458 MHz. The RMS and the peak-to-peak jitters at 402 MHz are 4.2 ps and 94 ps, respectively. The core size is 390x390 um(2). The power consumption is 5.4 mW at 416 MHz. | en_US |
dc.language.iso | en_US | en_US |
dc.title | All Digital Phase-Locked Loop Using Active Inductor Oscillator and Novel Locking Algorithm | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 486 | en_US |
dc.citation.epage | 489 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000297265300118 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |