標題: Characterization of polysilicon thin-film transistors with asymmetric source/drain implantation
作者: Shieh, MS
Lin, YJ
Yu, CM
Lei, TF
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: diffusion of impurities;thin-film transistors;asymmetric implantation;reliability
公開日期: 1-Aug-2005
摘要: The effect of asymmetry tilt angle ion implantation on polysilicon thin-film transistors (TFTs) device characteristics are investigated. This asymmetric source/drain (S/D) TFTs structure exhibits low leakage current and suppressed kink effect due to the relief of higher electric field near the drain junction side. It is shown that the optimal implantation tilt angle is 30 degrees in our annealing condition. And the anomalous off-state current is more than two orders of magnitude lower than that of the conventional TFTs. By well controlled the LDD region, this structure can act as a conventional structure in the on-state and the turn-on current will not be degraded. Besides, the device under severe hot carrier bias stress shows better hot carrier endurance. (c) 2005 Elsevier B.V. All rights reserved.
URI: http://dx.doi.org/10.1016/j.nimb.2005.04.104
http://hdl.handle.net/11536/13441
ISSN: 0168-583X
DOI: 10.1016/j.nimb.2005.04.104
期刊: NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS
Volume: 237
Issue: 1-2
起始頁: 223
結束頁: 227
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000231543000043.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.