完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Hao-, I | en_US |
dc.contributor.author | Chang, Ming-Hung | en_US |
dc.contributor.author | Lai, Ssu-Yun | en_US |
dc.contributor.author | Wang, Hsiang-Fei | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2017-04-21T06:49:42Z | - |
dc.date.available | 2017-04-21T06:49:42Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0582-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134455 | - |
dc.description.abstract | In this paper, a new single-ended 6-T SRAM cell is proposed. It has a very strong static noise margin (SNM) during read cycles. Meanwhile, data can be easily written because of floating virtual ground and I-T equalizer insertion within cell. Low-swing writing ability is achieved by these two approaches. A single-ended current-mode sensing amplifier is also presented. This amplifier can sense a very small swing of bitline, equipping with a high noise-rejection and high PVT-tolerance ability. A low-swing 3-port 64x32-bit SRAM macro is simulated in TSMC 130nm CMOS technology. It consumes a minimum of 725 mu W and 658 mu W per-port at IGHz with 1.2V supply voltage for read and write power, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A low-power low-swing single-ended multi-port SRAM | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 28 | en_US |
dc.citation.epage | + | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000247000000007 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |