標題: | Performance constraints aware voltage islands generation in SoC floorplan design |
作者: | Lu, Ming-Ching Wu, Meng-Chen Chen, Hung-Ming Jiang, Hui-Ru 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2006 |
摘要: | Using voltage island methodology to reduce power consumption for System-on-a-Chip SoQ designs has ecome more and more popular rec. Currently this approach has been considered either in system-level architecture or post-placement stage. Since hierarchical design and reusable intellectual property (IEP) are widely used, it is necessary to optimize floorplanning/placement methodolo considering voltage islands generation to solve power anFcritical path delay problems. In this paper, we propose a floorplanning methodology considering voltage islands generation and performance constraints. Our method is flexible and can be extended to hierarchical design. The experimental results on some MCNC benchmarks show that our method is effective in meeting performance constraints and simultaneously considers the tradeoff between power routing cost and the assignment of supply voltage in mosules. |
URI: | http://dx.doi.org/10.1109/ICPP.2006.65 http://hdl.handle.net/11536/134496 |
ISBN: | 0-7803-9781-9 |
ISSN: | 2164-1676 |
DOI: | 10.1109/ICPP.2006.65 |
期刊: | IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS |
起始頁: | 211 |
結束頁: | + |
顯示於類別: | 會議論文 |