Title: Electrical characteristic fluctuations in sub-45nm CMOS devices
Authors: Yang, Fu-Liang
Hwang, Jiunn-Ren
Li, Yiming
電信工程研究所
Institute of Communications Engineering
Issue Date: 2006
Abstract: Random fluctuations of electrical characteristics in sub-45nm CMOS devices introduced by process-parameter variations through severe short channel effects have made the scaling of conventional planar transistors much more difficult than ever before, especially while further reduction of gate dielectric thickness is ambiguous. In this paper, we systematically investigate the fluctuations of threshold voltages at varied gate length, considering the effects of channel doping, gate dielectric thickness, and new transistor structures such as thin-buried-oxide SOI and FinFETs. Quantitative analysis is undertaken in terms of three major variation sources: random doping distribution, gate length deviation, and line edge roughness. The analysis also features a low V-t-fluctuation transistor for 16nm node achieved with undoped body, mid-gap metal gate, and nanowire channel.
URI: http://dx.doi.org/10.1109/CICC.2006.320881
http://hdl.handle.net/11536/134499
ISBN: 1-4244-0075-9
DOI: 10.1109/CICC.2006.320881
Journal: PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE
Begin Page: 691
End Page: 694
Appears in Collections:Conferences Paper