標題: | DeAr: A Framework for Power-efficient and Flexible Embedded Digital Signal Processor Design |
作者: | Lee, Chi-Ming Huang, Yong-Jyun Liu, Chih-Wei Hsu, Yarsun 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2016 |
摘要: | The evolution of wireless communication protocols drives the quest of power-efficient and flexible computing for embedded DSPs, but popular architectures, very-long-instruction word (VLIW) and application-specific instruction set processor (ASIP), serve as opposite extreme cases in regard to power efficiency and flexibility. To this end, we present DeAr: Dual thread Architecture DSP, which manipulates a multi-banked register file that enables simultaneous multi-threading (SMT), and a transport-triggered bus that exploits the data forwarding mechanism in its compact datapath. We also propose a novel scheduling algorithm which leverages the compact hardware to achieve both high throughput and flexible computation. In the experiment of common DSP kernels, DeAr saves 20.3%43.1% and 31.8%-2.2% of power dissipation, 36.1%-31.5% and 28.2%5.7% of area, compared with VLIW and ASIP respectively. |
URI: | http://hdl.handle.net/11536/134526 |
ISBN: | 978-1-5090-1570-2 |
期刊: | 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS) |
起始頁: | 658 |
結束頁: | 661 |
顯示於類別: | 會議論文 |