完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Su, Ping-Hsun | en_US |
dc.contributor.author | Li, Yiming | en_US |
dc.date.accessioned | 2017-04-21T06:48:52Z | - |
dc.date.available | 2017-04-21T06:48:52Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-5090-1493-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134647 | - |
dc.description.abstract | In this work, we study dynamic characteristic of digital CMOS circuits of 16-nm HKMG bulk FinFET devices by optimizing fabrication windows of inline parameters. Key process parameters are ranked according to integrated circuit quiescent current (IDDQ) and delay of ring oscillators. IDDQ and delay are affected by the dual gate-spacer, the source/drain (S/D) proximity, the S/D depth, and the S/D implant. Dependencies of operational frequency and IDDQ on the on-state current ratio of N/P FinFET devices are examined. By replacing dual spacers with single ones will improve the uniformity of implantation; consequently, the variation of IDDQ can be reduced from 252 to 37 nA significantly. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Inline process parameters | en_US |
dc.subject | Bulk FinFETs | en_US |
dc.subject | Ring oscillators | en_US |
dc.subject | Frequency | en_US |
dc.subject | Integrated circuit quiescent current | en_US |
dc.title | Process Technological Analysis for Dynamic Characteristic Improvement of 16-nm HKMG Bulk FinFET CMOS Circuits | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO) | en_US |
dc.citation.spage | 812 | en_US |
dc.citation.epage | 815 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000391840000231 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |