完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSu, Ping-Hsunen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2017-04-21T06:48:52Z-
dc.date.available2017-04-21T06:48:52Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-5090-1493-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/134647-
dc.description.abstractIn this work, we study dynamic characteristic of digital CMOS circuits of 16-nm HKMG bulk FinFET devices by optimizing fabrication windows of inline parameters. Key process parameters are ranked according to integrated circuit quiescent current (IDDQ) and delay of ring oscillators. IDDQ and delay are affected by the dual gate-spacer, the source/drain (S/D) proximity, the S/D depth, and the S/D implant. Dependencies of operational frequency and IDDQ on the on-state current ratio of N/P FinFET devices are examined. By replacing dual spacers with single ones will improve the uniformity of implantation; consequently, the variation of IDDQ can be reduced from 252 to 37 nA significantly.en_US
dc.language.isoen_USen_US
dc.subjectInline process parametersen_US
dc.subjectBulk FinFETsen_US
dc.subjectRing oscillatorsen_US
dc.subjectFrequencyen_US
dc.subjectIntegrated circuit quiescent currenten_US
dc.titleProcess Technological Analysis for Dynamic Characteristic Improvement of 16-nm HKMG Bulk FinFET CMOS Circuitsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO)en_US
dc.citation.spage812en_US
dc.citation.epage815en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000391840000231en_US
dc.citation.woscount0en_US
顯示於類別:會議論文