完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChu, Hsing-Chienen_US
dc.contributor.authorHua, Yi-Hsiangen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2017-04-21T06:48:53Z-
dc.date.available2017-04-21T06:48:53Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-5090-1830-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/134658-
dc.description.abstractThis paper presents an all-digital phase-locked loop (ADPLL) in the 0.18 mu m CMOS process, which uses a multi-stage time-to-digital converter (TDC) with calibration and interpolation digitally-controlled-oscillator (IDCO). The ADPLL also utilizes a frequency tracking engine (FTE) to reduce the system locking time. The ADPLL has a frequency range of 149-1450 MHz, the minimum peak-to-peak jitter achieves 21.9 ps, and the TDC shows the minimum resolution of 1 ps. The power dissipation of the ADPLL is 18.2 mW at 800 MHz.en_US
dc.language.isoen_USen_US
dc.subjectAll-digital phase-locked loop (ADPLL)en_US
dc.subjecttime-to-digital converter (TDC)en_US
dc.subjecttime amplifier (TA)en_US
dc.subjectdigitally-controlled-oscillator (DCO)en_US
dc.titleA Fast-Locking All-Digital Phased-Locked Loop with a 1 ps Resolution Time-to-Digital Converter Using Calibrated Time Amplifier and Interpolation Digitally-Controlled-Oscillatoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC)en_US
dc.citation.spage375en_US
dc.citation.epage378en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000391637300093en_US
dc.citation.woscount0en_US
顯示於類別:會議論文