完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chu, Hsing-Chien | en_US |
dc.contributor.author | Hua, Yi-Hsiang | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2017-04-21T06:48:53Z | - |
dc.date.available | 2017-04-21T06:48:53Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-5090-1830-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134658 | - |
dc.description.abstract | This paper presents an all-digital phase-locked loop (ADPLL) in the 0.18 mu m CMOS process, which uses a multi-stage time-to-digital converter (TDC) with calibration and interpolation digitally-controlled-oscillator (IDCO). The ADPLL also utilizes a frequency tracking engine (FTE) to reduce the system locking time. The ADPLL has a frequency range of 149-1450 MHz, the minimum peak-to-peak jitter achieves 21.9 ps, and the TDC shows the minimum resolution of 1 ps. The power dissipation of the ADPLL is 18.2 mW at 800 MHz. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | All-digital phase-locked loop (ADPLL) | en_US |
dc.subject | time-to-digital converter (TDC) | en_US |
dc.subject | time amplifier (TA) | en_US |
dc.subject | digitally-controlled-oscillator (DCO) | en_US |
dc.title | A Fast-Locking All-Digital Phased-Locked Loop with a 1 ps Resolution Time-to-Digital Converter Using Calibrated Time Amplifier and Interpolation Digitally-Controlled-Oscillator | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC) | en_US |
dc.citation.spage | 375 | en_US |
dc.citation.epage | 378 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000391637300093 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |