標題: Fabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
作者: Yang, Chen-Chen
Chen, Yung-Chen
Lin, Horng-Chih
Chang, Ruey-Dar
Li, Pei-Wen
Huang, Tiao-Yuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2016
摘要: Short-channel gate-all-around (GAA) poly-Si junctionless (JL) nanowire (NW) transistors were fabricated using the control available through cost-effective I-Line lithographic patterning and spacer techniques. This scheme enables the production of GAA JL poly-Si NW transistors with channel length of as short as 120 nm and effective width of 49 nm, featuring significant improvement in subthreshold swing (SS) and transconductance (Gm). The shrunken channel allows us to monitor clear random telegraph noise (RTN) signals under a sufficiently large gate overdrive condition.
URI: http://hdl.handle.net/11536/134676
ISBN: 978-1-5090-0726-4
期刊: 2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW)
起始頁: 64
結束頁: 65
顯示於類別:會議論文