完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Dhong, Sang | en_US |
dc.contributor.author | Guo, Richard | en_US |
dc.contributor.author | Kuo, Ming-Zhang | en_US |
dc.contributor.author | Yang, Ping-Lin | en_US |
dc.contributor.author | Lin, Cheng-Chung | en_US |
dc.contributor.author | Huang, Kevin | en_US |
dc.contributor.author | Wang, Min-Jer | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2017-04-21T06:48:47Z | - |
dc.date.available | 2017-04-21T06:48:47Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-3286-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134703 | - |
dc.description.abstract | We present a pulse latch with a measured Vccmin at the circuit of 0.42 V and pulse width of approximately 3 FO4-inverter delays. A wider operating window and reduced dependence on the input rise-time and PVT variations were obtained using a new pulse generator. A pulse in the new generator starts when its input crosses the switching level of its input gate, unlike in the classic text-book-style pulse-generator. An 8 to 10% improvement in power, performance, and area (PPA) of a typical digital SOC is observed when a group of pulse latches is driven by a distributed clock regenerator (OCR). The OCR has the new pulse generator at its input stage and provides pulse clocks to the pulse latches. Experimental results in a 28-nm HKMG process closely match SPICE simulations. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Digital SOC | en_US |
dc.subject | distributed clock regenerator | en_US |
dc.subject | flip-flops | en_US |
dc.subject | pulse generator | en_US |
dc.subject | pulse latch | en_US |
dc.title | A 0.42V Vccmin ASIC-Compatible Pulse-Latch Solution as a Replacement for a Traditional Master-Slave Flip-Flop in a Digital SOC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000349122300066 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |