完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDhong, Sangen_US
dc.contributor.authorGuo, Richarden_US
dc.contributor.authorKuo, Ming-Zhangen_US
dc.contributor.authorYang, Ping-Linen_US
dc.contributor.authorLin, Cheng-Chungen_US
dc.contributor.authorHuang, Kevinen_US
dc.contributor.authorWang, Min-Jeren_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2017-04-21T06:48:47Z-
dc.date.available2017-04-21T06:48:47Z-
dc.date.issued2014en_US
dc.identifier.isbn978-1-4799-3286-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/134703-
dc.description.abstractWe present a pulse latch with a measured Vccmin at the circuit of 0.42 V and pulse width of approximately 3 FO4-inverter delays. A wider operating window and reduced dependence on the input rise-time and PVT variations were obtained using a new pulse generator. A pulse in the new generator starts when its input crosses the switching level of its input gate, unlike in the classic text-book-style pulse-generator. An 8 to 10% improvement in power, performance, and area (PPA) of a typical digital SOC is observed when a group of pulse latches is driven by a distributed clock regenerator (OCR). The OCR has the new pulse generator at its input stage and provides pulse clocks to the pulse latches. Experimental results in a 28-nm HKMG process closely match SPICE simulations.en_US
dc.language.isoen_USen_US
dc.subjectDigital SOCen_US
dc.subjectdistributed clock regeneratoren_US
dc.subjectflip-flopsen_US
dc.subjectpulse generatoren_US
dc.subjectpulse latchen_US
dc.titleA 0.42V Vccmin ASIC-Compatible Pulse-Latch Solution as a Replacement for a Traditional Master-Slave Flip-Flop in a Digital SOCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000349122300066en_US
dc.citation.woscount0en_US
顯示於類別:會議論文