標題: Evaluation of TFET and FinFET Devices and 32-Bit CLA Circuits Considering Work Function Variation and Line-Edge Roughness
作者: Chen, Chien-Ju
Chen, Yin-Nien
Fan, Ming-Long
Hu, Vita Pi-Ho
Su, Pin
Chuang, Ching-Te
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2015
摘要: In this paper, we comprehensively investigate the impacts of work function variation (WFV) and fin line-edge roughness (fin LER) on III-V homojunction tunnel FET (TFET) and FinFET devices and 32-bit carry-look-ahead adder (CLA) circuits operating in near-threshold region using atomistic 3D TCAD mixed-mode simulations and HSPICE simulations with look-up table based Verilog-A models calibrated with TCAD simulation results. The results indicate that at low operating voltage (<0.3V), the CLA circuit delay and power-delay product (PDP) of TFET are significantly better than FinFET even with the impacts of random variations. As the operating voltage decreases, the performance advantage of TFET CLA becomes more significant due to its better I-on and C-g,C-ave and their smaller variability. However, the leakage power of TFET CLA is larger than FinFET CLA due to the worse I-off variability of TFET devices.
URI: http://hdl.handle.net/11536/134790
ISBN: 978-1-4799-8391-9
ISSN: 0271-4302
期刊: 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)
起始頁: 2325
結束頁: 2328
顯示於類別:會議論文