標題: Smaller split L-1 data caches for multi-core processing systems
作者: Adamo, Oluwayomi
Naz, Afrin
Janjusic, Tommy
Kavi, Krishna
Chung, Chung-Ping
資訊工程學系
Department of Computer Science
關鍵字: Cache memories;Split data cache;uniform cache access patterns
公開日期: 2009
摘要: As more cores (processing elements) are included in a single chip, it is likely that the sizes of per core L-1 caches will become smaller while more cores will share L-2 cache resources. It becomes more critical to improve the use of L-1 caches and minimize sharing conflicts for L-2 caches. In our prior work we have shown that using smaller but separate L-1 array data and L-1 scalar data cache, instead of a larger single L-1 data cache, can lead to significant performance improvements. In this paper we will extend our experiments by varying cache design parameters including block size, associativity and number of sets for L-I array and L-1 scalar caches. We will also present the affect of separate array and scalar caches on the non-uniform accesses to different (L-1) cache sets exhibited while using a single (L-1) data cache. For this purpose we use third and fourth central moments (skewness and kurtosis), which characterize the access patterns. Our experiments show that for several embedded benchmarks (from MiBench) split data caches significantly mitigate the problem of non-uniform accesses to cache sets (leading to more uniform utilization of cache resources, reduction of conflicts to cache sets, and minimizing hot spots in cache). They also show that neither higher set-associativities nor large block sizes are necessary with split cache organizations.
URI: http://dx.doi.org/10.1109/I-SPAN.2009.118
http://hdl.handle.net/11536/134903
ISBN: 978-1-4244-5403-7
DOI: 10.1109/I-SPAN.2009.118
期刊: 2009 10TH INTERNATIONAL SYMPOSIUM ON PERVASIVE SYSTEMS, ALGORITHMS, AND NETWORKS (ISPAN 2009)
起始頁: 74
結束頁: +
Appears in Collections:Conferences Paper