完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChiu, Po-Yenen_US
dc.contributor.authorTsai, Fu-Yien_US
dc.contributor.authorChang, Yeong-Jaren_US
dc.date.accessioned2017-04-21T06:49:33Z-
dc.date.available2017-04-21T06:49:33Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-3827-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/134992-
dc.description.abstractA new low-leakage power-rail electrostatic discharge (ESD) clamp circuit designed with the consideration of gate-leakage issue is proposed and verified in a 65-nm low-voltage CMOS process. The new proposed design has a very small leakage current of only 228 nA at 25 degrees C in the silicon chip. Moreover, it can achieve ESD robustness of over 8kV in human-body-model (HBM) and 750V in machine-model (MM) ESD tests, respectively.en_US
dc.language.isoen_USen_US
dc.titleOn the Design of Power-Rail ESD Clamp Circuit with Consideration of Gate Leakage Current in 65-nm Low-Voltage CMOS Processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5en_US
dc.citation.spage2281en_US
dc.citation.epage+en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000275929801257en_US
dc.citation.woscount7en_US
顯示於類別:會議論文