完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWeng, W. T.en_US
dc.contributor.authorOates, A. S.en_US
dc.contributor.authorHuang, Tiao-Yuanen_US
dc.date.accessioned2017-04-21T06:49:10Z-
dc.date.available2017-04-21T06:49:10Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0918-1en_US
dc.identifier.issn1541-7026en_US
dc.identifier.urihttp://dx.doi.org/10.1109/RELPHY.2007.369916en_US
dc.identifier.urihttp://hdl.handle.net/11536/135136-
dc.description.abstractWe present a comprehensive set of measurements to assess the impact of plasma processing induced damage on NBTI and hot carrier reliability as a function of technology scaling. We demonstrate for the first time that both hot carrier and NBTI are impacted similarly by device antenna ratio, transistor active area and gate oxide thickness, while failure distributions exhibit significant deviations from lognormal as a result of plasma damage. We develop a model to explain the observed experimental dependences and to accurately simulate failure distributions in the presence of plasma damage.en_US
dc.language.isoen_USen_US
dc.titleA comprehensive model for plasma damage enhanced transistor reliability degradationen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/RELPHY.2007.369916en_US
dc.identifier.journal2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUALen_US
dc.citation.spage364en_US
dc.citation.epage+en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000246989600057en_US
dc.citation.woscount11en_US
顯示於類別:會議論文