標題: | Investigation on RF characteristics of stacked P-I-N polysilicon diodes for ESD protection design in 0.18-mu m CMOS technology |
作者: | Shiu, Yu-Da Chuang, Che-Hao Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2006 |
摘要: | An ESD protection design by using the stacked P-I-N polysilicon diodes for CMOS RF integrated circuits is proposed to reduce the input capacitance and to avoid the noise coupling from the common substrate. In this paper, the dc I-V characteristics, RF S-parameters, and ESD robustness of the stacked P-I-N polysilicon diodes are investigated in a 0.18-mu m salicided CMOS process. This polysilicon diode with small parasitic capacitance and high ESD robustness is filly process compatible to general CMOS process without extra process modification. |
URI: | http://hdl.handle.net/11536/135219 |
ISBN: | 1-4244-0181-X |
期刊: | 2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS |
起始頁: | 56 |
結束頁: | + |
顯示於類別: | 會議論文 |