標題: ESD protection design for CMOS RF integrated circuits using polysilicon diodes
作者: Ker, MD
Chang, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-六月-2002
摘要: ESD protection design for CMOS RF integrated circuits is proposed in this paper by using the stacked polysilicon diodes as the input ESD protection devices to reduce the total input capacitance and to avoid the noise coupling from the common substrate. The ESD level of the stacked polysilicon diodes on the I/O pad is restored by using the turn-on efficient power-rail ESD clamp circuit, which is constructed by substrate-triggered technique. This polysilicon diode is fully process compatible to general sub-quarter-micron CMOS processes. (C) 2002 Elsevier Science Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/S0026-2714(02)00049-5
http://hdl.handle.net/11536/28745
ISSN: 0026-2714
DOI: 10.1016/S0026-2714(02)00049-5
期刊: MICROELECTRONICS RELIABILITY
Volume: 42
Issue: 6
起始頁: 863
結束頁: 872
顯示於類別:期刊論文


文件中的檔案:

  1. 000176804000011.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。