標題: | Improvement on CDM ESD Robustness of High-Voltage Tolerant nLDMOS SCR Devices by Using Differential Doped Gate |
作者: | Chen, S. -H. Linten, D. Scholz, M. Hellings, G. Boschke, R. Groeseneken, G. Huang, Y. -C. Ker, M. -D. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Electrostatic Discharge (ESD);laterally diffused nMOS (nLDMOS);high-voltage tolerant (HVT) devices;transmission line pulsing (TLP) system;very fast TLP system (VFTLP);gate oxide reliability |
公開日期: | 2014 |
摘要: | Early failure has been observed during CDM ESD stress on high-voltage tolerant nLDMOS-SCR devices in a standard low-voltage CMOS technology due to the gate oxide (GOX) degradation. In this work, we propose a special p+/n+ differential doped gate which boosts the CDM ESD failure current level with a factor of 3 to 9. |
URI: | http://hdl.handle.net/11536/135272 |
ISBN: | 978-1-4799-3317-4 |
ISSN: | 1541-7026 |
期刊: | 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM |
Appears in Collections: | Conferences Paper |