完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Xin-Ru | en_US |
dc.contributor.author | Yang, Chih-Wen | en_US |
dc.contributor.author | Chen, Chih-Lung | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2017-04-21T06:49:50Z | - |
dc.date.available | 2017-04-21T06:49:50Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4673-7472-9 | en_US |
dc.identifier.issn | 1930-8833 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135635 | - |
dc.description.abstract | In this paper, an over Gb/s stochastic nonbinary LDPC (NB-LDPC) decoder chip is first-reported. The operation of proposed decoder is transformed to logarithm domain, so that the decoding complexity is mitigated by the simpler summations and fewer bit-width. In addition, the storage requirements are dramatically reduced by truncated TFM architecture. After, benefited from architecture optimizations and symbol-serial property, the routing capability of proposed decoder is extraordinarily enhanced. According to the measurement results, this decoder can deliver 1.31Gb/s throughput under 368MHz clock frequency with the corresponding energy-efficiency of 0.45nJ/bit. Compared to other NB-LDPC decoders, our stochastic NB-LDPC decoder with 96.6% chip utilization improves 2x area-efficiency and 7x energy-efficiency. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A 1.31Gb/s, 96.6% Utilization Stochastic Nonbinary LDPC Decoder for Small Cell Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC) | en_US |
dc.citation.spage | 96 | en_US |
dc.citation.epage | 99 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000376503700021 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |