完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Xin-Ruen_US
dc.contributor.authorYang, Chih-Wenen_US
dc.contributor.authorChen, Chih-Lungen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2017-04-21T06:49:50Z-
dc.date.available2017-04-21T06:49:50Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4673-7472-9en_US
dc.identifier.issn1930-8833en_US
dc.identifier.urihttp://hdl.handle.net/11536/135635-
dc.description.abstractIn this paper, an over Gb/s stochastic nonbinary LDPC (NB-LDPC) decoder chip is first-reported. The operation of proposed decoder is transformed to logarithm domain, so that the decoding complexity is mitigated by the simpler summations and fewer bit-width. In addition, the storage requirements are dramatically reduced by truncated TFM architecture. After, benefited from architecture optimizations and symbol-serial property, the routing capability of proposed decoder is extraordinarily enhanced. According to the measurement results, this decoder can deliver 1.31Gb/s throughput under 368MHz clock frequency with the corresponding energy-efficiency of 0.45nJ/bit. Compared to other NB-LDPC decoders, our stochastic NB-LDPC decoder with 96.6% chip utilization improves 2x area-efficiency and 7x energy-efficiency.en_US
dc.language.isoen_USen_US
dc.titleA 1.31Gb/s, 96.6% Utilization Stochastic Nonbinary LDPC Decoder for Small Cell Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC)en_US
dc.citation.spage96en_US
dc.citation.epage99en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000376503700021en_US
dc.citation.woscount0en_US
顯示於類別:會議論文