完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Tse-Ching | en_US |
dc.contributor.author | Chen, Chien-Ju | en_US |
dc.contributor.author | Chen, Yin-Nien | en_US |
dc.contributor.author | Hu, Vita Pi-Ho | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2017-04-21T06:50:10Z | - |
dc.date.available | 2017-04-21T06:50:10Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4673-9094-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135744 | - |
dc.description.abstract | In this paper, we investigate the hybrid TFET-FinFET latch circuits and compare the clock-to-Q delay, dynamic energy, leakage power and energy-delay product (EDP) with all FinFET and all TFET implementations in near-threshold region. We use atomistic 3D TCAD mixed-mode simulations for transistor characteristics and HSPICE circuit simulations with look-up table based Verilog-A models calibrated with TCAD simulation results. Four types of latch circuits are evaluated, including standard clocked CMOS latch (SCCL), low-voltage (CMOS)-M-2 latch (LVCL), master-slave transmission-gate latch pair (MTLP) and pulse-triggered latch (PTL). In the hybrid design, TFETs are used for critical path to reduce the clock-to-Q delay, and FinFETs are used for the rest of the circuits to reduce the power consumption. The hybrid latch circuits are shown to offer comparable or better clock-to-Q delays while exhibiting superior EDP compared with all TFET implementations. Among the four types of latch circuits, the hybrid TFET-FinFET LVCL exhibits the most significant clock-to-Q delay and EDP improvements at low operating voltage (< 0.30V). With work function variation (WFV) and fin line-edge roughness (LER), the hybrid LVCL exhibits superior and comparable EDP variability compared with all FinFET and all TFET implementations at 0.25V. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Verilog-A model | en_US |
dc.subject | hybrid circuit | en_US |
dc.subject | tunneling FET | en_US |
dc.subject | FinFET | en_US |
dc.subject | latch | en_US |
dc.subject | work function variation | en_US |
dc.subject | fin line-edge roughness | en_US |
dc.title | Evaluation of Energy-Efficient Latch Circuits with Hybrid Tunneling FET and FinFET Devices for Ultra-Low-Voltage Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC) | en_US |
dc.citation.spage | 339 | en_US |
dc.citation.epage | 344 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000380400500064 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |