標題: | ESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Pins of Battery-Monitoring IC |
作者: | Dai, Chia-Tsen Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2015 |
摘要: | For high-voltage (HV) application, an on-chip ESD protection solution has been proposed in a 0.25-mu m HV BCD process by using low-voltage (LV) p-type devices with the stacked configuration. Experimental results in silicon chip have verified that the proposed design can successfully protect the 60-V pins of a battery-monitoring IC against over 8-kV human-body-mode (HBM) ESD stress. |
URI: | http://hdl.handle.net/11536/135745 |
ISBN: | 978-1-4673-9094-1 |
期刊: | 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC) |
起始頁: | 380 |
結束頁: | 383 |
顯示於類別: | 會議論文 |