Full metadata record
DC FieldValueLanguage
dc.contributor.authorDai, Chia-Tsenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2017-04-21T06:50:10Z-
dc.date.available2017-04-21T06:50:10Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4673-9094-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/135745-
dc.description.abstractFor high-voltage (HV) application, an on-chip ESD protection solution has been proposed in a 0.25-mu m HV BCD process by using low-voltage (LV) p-type devices with the stacked configuration. Experimental results in silicon chip have verified that the proposed design can successfully protect the 60-V pins of a battery-monitoring IC against over 8-kV human-body-mode (HBM) ESD stress.en_US
dc.language.isoen_USen_US
dc.titleESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Pins of Battery-Monitoring ICen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC)en_US
dc.citation.spage380en_US
dc.citation.epage383en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380400500071en_US
dc.citation.woscount0en_US
Appears in Collections:Conferences Paper