完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Dai, Chia-Tsen | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2017-04-21T06:50:10Z | - |
dc.date.available | 2017-04-21T06:50:10Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4673-9094-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135745 | - |
dc.description.abstract | For high-voltage (HV) application, an on-chip ESD protection solution has been proposed in a 0.25-mu m HV BCD process by using low-voltage (LV) p-type devices with the stacked configuration. Experimental results in silicon chip have verified that the proposed design can successfully protect the 60-V pins of a battery-monitoring IC against over 8-kV human-body-mode (HBM) ESD stress. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Pins of Battery-Monitoring IC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC) | en_US |
dc.citation.spage | 380 | en_US |
dc.citation.epage | 383 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380400500071 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |