完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, Yu-Sheng | en_US |
dc.contributor.author | Shen, Ting-Ting | en_US |
dc.contributor.author | Chien, Yu-San | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.contributor.author | Shinozaki, Yuko | en_US |
dc.contributor.author | Kawasaki, Naohiko | en_US |
dc.date.accessioned | 2017-04-21T06:49:30Z | - |
dc.date.available | 2017-04-21T06:49:30Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-8364-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135770 | - |
dc.description.abstract | Low temperature (< 180 degrees C) Cu/In bonding scheme in wafer-level is successfully developed. The bonded sample represents robust bonding quality and passes mechanical tests. The inter-diffusion mechanism and IMC phases are investigated by EDX and EELS. In addition, the specific contact resistance of Cu/In chip is measured approximately 3 x 10(-9) Omega-cm(2) by modified Kelvin feature, demonstrating excellent electrical characteristics. Good stability is also observed from reliability tests, including current stressing, TCT and un-bias HAST. Therefore, this low temperature Cu/In bonding scheme provides a promising method for dense vertical interconnects. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 3D integration | en_US |
dc.subject | Low temperature eutectic bonding | en_US |
dc.subject | Cu/In interconnect | en_US |
dc.title | Investigation of Low Temperature Cu/In Bonding in 3D Integration | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC) | en_US |
dc.citation.spage | 383 | en_US |
dc.citation.epage | 386 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380458700097 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |