標題: | Low Temperature Cu-Cu Bonding Technology in Three-Dimensional Integration: An Extensive Review |
作者: | Panigrahy, Asisa Kumar Chen, Kuan-Neng 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-三月-2018 |
摘要: | Arguably, the integrated circuit (IC) industry has received robust scientific and technological attention due to the ultra-small and extremely fast transistors since past four decades that consents to Moore's law. The introduction of new interconnect materials as well as innovative architectures has aided for large-scale miniaturization of devices, but their contributions were limited. Thus, the focus has shifted toward the development of new integration approaches that reduce the interconnect delays which has been achieved successfully by three-dimensional integrated circuit (3D IC). At this juncture, semiconductor industries utilize Cu-Cu bonding as a key technique for 3D IC integration. This review paper focuses on the key role of low temperature Cu-Cu bonding, renaissance of the low temperature bonding, and current research trends to achieve low temperature Cu-Cu bonding for 3D IC and heterogeneous integration applications. |
URI: | http://dx.doi.org/10.1115/1.4038392 http://hdl.handle.net/11536/144700 |
ISSN: | 1043-7398 |
DOI: | 10.1115/1.4038392 |
期刊: | JOURNAL OF ELECTRONIC PACKAGING |
Volume: | 140 |
顯示於類別: | 期刊論文 |