標題: Gb/s Prototyping of 60GHz Indoor Wireless SC/OFDM Transmitter and Receiver on FPGA Demo System
作者: Arya, Pranav
Huang, Liang-Yu
Liu, Wei-Chang
Chang, Hsin-Ting
Jen, Chih-Wei
Wu, Chi-Feng
Jou, Shy-Jye
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2015
摘要: This work presents a dual mode, single carrier (SC) and high speed interface (HSI), wireless baseband receiver which implements the IEEE standards 802.15.3c 111 and 802.11.ad [2]. The proposed architecture of the baseband receive is designed as 8 parallelism with feed-forward data path reducing the operating frequency and can achieve high throughput for indoor communication. Besides, our goal is to demonstrate the system on Xilinx VC707 FPGA evaluation board and achieve multi-Gb/s data speed and low bit error rate (BER). The data rates achieved by the prototype are 1.5 Gb/s and 4.5 Gb/s for QPSK and 64QAM data in HSI mode, respectively. The specified (BER) of 10(-2) has been achieved for QPSK and 64QAM data at 8.3dB and 22.6dB, respectively.
URI: http://hdl.handle.net/11536/135812
ISBN: 978-1-4799-8745-0
期刊: 2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW)
起始頁: 204
結束頁: 205
顯示於類別:會議論文