完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shih-Haoen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2017-04-21T06:49:12Z-
dc.date.available2017-04-21T06:49:12Z-
dc.date.issued2015en_US
dc.identifier.isbn978-4-86348-502-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/135862-
dc.description.abstractThis paper describes a 25-Gb/s energy-efficient CMOS optical receiver with high input sensitivity. By incorporating a current boosting preamplifier with time-interleaved integrating-type optical receiver, it also circumvents CID issue with high PD bandwidth tolerance. Experimental results show that the receiver can achieve 25-Gb/s operation by integrating with a 9-GHz or 17-GHz GaAs PD. Input sensitivities in the two cases are -7.2 dBm (w/i 9-GHz PD) and -10.8 dBm (w/i 17-GHz PD) respectively for BER of less than 10(-12). The energy efficiency is 1.13 pJ/bit. Fabricated in TSMC 40-nm CMOS technology, the core circuit occupies a chip area of 0.007 mm(2) only.en_US
dc.language.isoen_USen_US
dc.subjectoptical receiveren_US
dc.subjectcurrent amplifieren_US
dc.subjectcomparatoren_US
dc.subjectdecision feedback equalizeren_US
dc.titleA 25-Gb/s,-10.8-dBm Input Sensitivity, PD-Bandwidth Tolerant CMOS Optical Receiveren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000370961400045en_US
dc.citation.woscount0en_US
顯示於類別:會議論文