完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Shih-Hao | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2017-04-21T06:49:12Z | - |
dc.date.available | 2017-04-21T06:49:12Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-4-86348-502-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135862 | - |
dc.description.abstract | This paper describes a 25-Gb/s energy-efficient CMOS optical receiver with high input sensitivity. By incorporating a current boosting preamplifier with time-interleaved integrating-type optical receiver, it also circumvents CID issue with high PD bandwidth tolerance. Experimental results show that the receiver can achieve 25-Gb/s operation by integrating with a 9-GHz or 17-GHz GaAs PD. Input sensitivities in the two cases are -7.2 dBm (w/i 9-GHz PD) and -10.8 dBm (w/i 17-GHz PD) respectively for BER of less than 10(-12). The energy efficiency is 1.13 pJ/bit. Fabricated in TSMC 40-nm CMOS technology, the core circuit occupies a chip area of 0.007 mm(2) only. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | optical receiver | en_US |
dc.subject | current amplifier | en_US |
dc.subject | comparator | en_US |
dc.subject | decision feedback equalizer | en_US |
dc.title | A 25-Gb/s,-10.8-dBm Input Sensitivity, PD-Bandwidth Tolerant CMOS Optical Receiver | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000370961400045 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |