完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Shih-Hao | en_US |
dc.contributor.author | Hung, Zheng-Hao | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2017-04-21T06:49:42Z | - |
dc.date.available | 2017-04-21T06:49:42Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-4089-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135865 | - |
dc.description.abstract | This paper describes a single-chip, 2 x 20-Gb/s time-interleaved integrating-type optical receiver. Combining with correlation-based timing recovery and 1: 4 demultiplexer, it achieves a high energy efficiency of 1.2-pJ/bit. By incorporating the proposed alternating photodetector (ALPD) current-sensing scheme, the front-end receiver is 4-way time-interleaved to increase input sensitivity and relax operating speed of digital comparator. The optical receiver achieves an input sensitivity of 44 mu A(pp) at bit-error-rate of less than 10(-12). Fabricated in a 40-nm bulk CMOS technology, the chip size is 0.46 mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Monolithic optical receiver | en_US |
dc.subject | high-density optical interconnect | en_US |
dc.subject | photodetector (PD) | en_US |
dc.subject | comparator | en_US |
dc.title | A 2 x 20-Gb/s, 1.2-pJ/bit, Time-Interleaved Optical Receiver in 40-nm CMOS | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | en_US |
dc.citation.spage | 97 | en_US |
dc.citation.epage | 100 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380484900025 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |