完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shih-Haoen_US
dc.contributor.authorHung, Zheng-Haoen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2017-04-21T06:49:42Z-
dc.date.available2017-04-21T06:49:42Z-
dc.date.issued2014en_US
dc.identifier.isbn978-1-4799-4089-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/135865-
dc.description.abstractThis paper describes a single-chip, 2 x 20-Gb/s time-interleaved integrating-type optical receiver. Combining with correlation-based timing recovery and 1: 4 demultiplexer, it achieves a high energy efficiency of 1.2-pJ/bit. By incorporating the proposed alternating photodetector (ALPD) current-sensing scheme, the front-end receiver is 4-way time-interleaved to increase input sensitivity and relax operating speed of digital comparator. The optical receiver achieves an input sensitivity of 44 mu A(pp) at bit-error-rate of less than 10(-12). Fabricated in a 40-nm bulk CMOS technology, the chip size is 0.46 mm(2).en_US
dc.language.isoen_USen_US
dc.subjectMonolithic optical receiveren_US
dc.subjecthigh-density optical interconnecten_US
dc.subjectphotodetector (PD)en_US
dc.subjectcomparatoren_US
dc.titleA 2 x 20-Gb/s, 1.2-pJ/bit, Time-Interleaved Optical Receiver in 40-nm CMOSen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)en_US
dc.citation.spage97en_US
dc.citation.epage100en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380484900025en_US
dc.citation.woscount0en_US
顯示於類別:會議論文