完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Altolaguirre, Federico A. | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2017-04-21T06:48:27Z | - |
dc.date.available | 2017-04-21T06:48:27Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-6275-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136067 | - |
dc.description.abstract | This work presents a novel design for input ESD protection. By replacing the protection resistor with an active switch that isolates the input transistors from the pad under ESD stress, the ESD robustness can be greatly improved. The proposed designs were designed and verified in a 40-nm CMOS process using only thin oxide devices, which can successfully pass the typical industry ESD-protection specifications of 2-kV HBM and 200-V MM ESD tests. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | ESD | en_US |
dc.subject | CMOS ICs | en_US |
dc.subject | ESD protection | en_US |
dc.subject | Reliability | en_US |
dc.title | Active ESD Protection for Input Transistors in a 40-nm CMOS Process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380584400040 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |