標題: Speed Binning With High-Quality Structural Patterns From Functional Timing Analysis (FTA)
作者: Lin, Louis Y. -Z.
Wen, Charles H. -P.
電機學院
College of Electrical and Computer Engineering
公開日期: 2016
摘要: In the nanometer era where the operating speed of a chip decides its price, design companies rely on high-qualty speed binning approaches to maxmizie their profits. The conventional speed binning approach is legacy (i.e. structural) since functional tests are too expensive to derive. Besides legacy and functional tests, recent studies tried to apply the notion of delay testing for deriving speed-binning patterns; however, all of them could not determine the number of patterns required for speed-binning nor taking process variation into consideration. Therefore, in this paper, we propose a speed-binning pattern generation (SBPG) method to deterministically generate a high-quality pattern set for speed binning. This SBPG mainly consists of two core techniques: (1) empirical variation sampling (EVS) and (2) functional timing analysis (FTA), which efficiently derives few high-quality patterns from a small number of learning samples. SBPG achieves a satisfactory accuracy (> 99% on average) for five benchmark circuits under various conditions of process variation, and is shown to be an efficient solution for speed binning.
URI: http://hdl.handle.net/11536/136176
ISBN: 978-1-4673-9569-4
ISSN: 2153-6961
期刊: 2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)
起始頁: 238
結束頁: 243
顯示於類別:會議論文