完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, E. R. | en_US |
dc.contributor.author | Hung, C. M. | en_US |
dc.contributor.author | Wang, T. Y. | en_US |
dc.contributor.author | Chung, Steve S. | en_US |
dc.contributor.author | Huang, R. M. | en_US |
dc.contributor.author | Tsai, C. T. | en_US |
dc.contributor.author | Yew, T. R. | en_US |
dc.date.accessioned | 2017-04-21T06:49:14Z | - |
dc.date.available | 2017-04-21T06:49:14Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-8000-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136362 | - |
dc.description.abstract | Variability has been one of the major scaling issues in advancing the CMOS technology. In this paper, a variation model from the device level to circuit level has been proposed and demonstrated on advanced trigate FinFETs. First, a simple and accurate transport model was developed to model variability at the device level. It was then implemented in Spice and the calculation of variation of basic logic gate building block was demonstrated with only W/L and the slopes, A(vt), A(gm), in the Pelgrom plot, as inputs. Finally, a unified simple analytic form was developed to predict the variability of various basic logic circuits regardless of the number of devices and the complexity of circuits. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Circuit Level Variability Prediction of Basic Logic Gates in Advanced Trigate CMOS Technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000370384800074 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |