完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chi-Chunen_US
dc.contributor.authorChang, Kuo-Chiangen_US
dc.contributor.authorLiu, Chih-Weien_US
dc.date.accessioned2017-04-21T06:49:05Z-
dc.date.available2017-04-21T06:49:05Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9498-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/136383-
dc.description.abstractTo overcome significant PVT variation in ultra low -voltage (LTV) operation, a new in-situ error detection and recovery mechanism is proposed to optimize circuit design for typical-case. The proposed technique detects glitch of a (ctitical-path) circuit output within the setup-time duration of a flip-flop and stalls the clock source, if possible, until the output is stable once an error is detected. Applying the proposed in-situ error detection, a test chip of an ULV 32-bit simple RISC with a 128-point FFT has been implemented with TSMC 40 nm CMOS process. The chip\'s measurement results confirms the functional correctness of the proposed in-situ error detection mechanism. Comparing that with the simple RISC with conventional worst case design principle, the proposed variable-latency ULV one reduces approximately 46% energy dissipation. And, with the similar energy consumption, the proposed PIN RISC achieves approximately 1.16 times throughput improvement.en_US
dc.language.isoen_USen_US
dc.subjectultra-low voltage (LIN) designen_US
dc.subjectin-situ error detectionen_US
dc.subjecterror toleranceen_US
dc.subjectand variable latencyen_US
dc.titleA Variable-Latency, Ultra-Low-Voltage RISC Processor with a New In-Situ Error Detection and Correction Techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000389516800059en_US
dc.citation.woscount0en_US
顯示於類別:會議論文