標題: | ThermPL: Thermal-aware Placement Based on Thermal Contribution and Locality |
作者: | Song, Jinxing Lee, Yu-Min Ho, Chia-Tung 電機工程學系 Department of Electrical and Computer Engineering |
公開日期: | 2016 |
摘要: | This work builds a thermal-aware placer, ThermPL, to abate both on-chip peak temperature and thermal gradient by developing thermal force and padding techniques cooperated with rough legalization in the force-directed global placement. Thermal padding is firstly adopted to reduce local power density. To make use of thermal force, we use the thermal gain basis to fast and accurately capture the temperature distribution of a placement, and effectively calculate the thermal contribution of cells based on the thermal locality. Then, we utilize the proposed innate thermal force assessed through thermal criticality and capabilities to spread cells away from hotspots. With the thermal gain basis, ThermPL can efficiently obtain the thermal profile of placement with the maximum error of 0.65% compared with a commercial tool. Experimental results show that ThermPL can provide 7% and 19% reduction on average in peak temperature and thermal gradient respectively within only 4.6% wirelength overhead. |
URI: | http://hdl.handle.net/11536/136387 |
ISBN: | 978-1-4673-9498-7 |
期刊: | 2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) |
Appears in Collections: | Conferences Paper |