完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, HCen_US
dc.contributor.authorLee, ZMen_US
dc.contributor.authorWu, JTen_US
dc.date.accessioned2014-12-08T15:19:12Z-
dc.date.available2014-12-08T15:19:12Z-
dc.date.issued2005-05-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2005.845986en_US
dc.identifier.urihttp://hdl.handle.net/11536/13754-
dc.description.abstractThis study presents a 15-b 40-MS/s switched-capacitor CMOS pipelined analog-to-digital converter (ADC). High resolution is achieved by using a correlation-based background calibration technique that can continuously monitor the transfer characteristics of the critical pipeline stages and correct the digital output codes accordingly. The calibration can correct errors associated with capacitor mismatches and finite opamp gains. The ADC was fabricated using a 0.25-mu m 1P5M CMOS technology. Operating at a 40-MS/s sampling rate, the ADC attains a maximum signal-to-noise-plus-distortion ratio of 73.5 dB and a maximum spurious-free-dynamic-range of 93.3 dB. The chip occupies an area of 3.8 x 3.6 mm(2), and the power consumption is 370 mW with a single 2.5-V supply.en_US
dc.language.isoen_USen_US
dc.subjectanalog-digital conversionen_US
dc.subjectcalibrationen_US
dc.subjectmixed analog-digital integrated circuitsen_US
dc.titleA 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibrationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2005.845986en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume40en_US
dc.citation.issue5en_US
dc.citation.spage1047en_US
dc.citation.epage1056en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000228773600002-
dc.citation.woscount54-
顯示於類別:期刊論文


文件中的檔案:

  1. 000228773600002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。