Full metadata record
DC FieldValueLanguage
dc.contributor.authorLee, KBen_US
dc.contributor.authorLin, TCen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:19:15Z-
dc.date.available2014-12-08T15:19:15Z-
dc.date.issued2005-05-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSVT.2005.846412en_US
dc.identifier.urihttp://hdl.handle.net/11536/13774-
dc.description.abstractThe ongoing advancements in VLSI technology allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into a single chip. On the other hand, the pressures of area and cost lead to the requirement for a single, shared off-chip DRAM memory subsystem. To satisfy different memory access requirements for latency and bandwidth of these heterogeneous functions to this kind of DRAM memory subsystem, a quality-aware memory controller is important. This paper presents an efficient multilayer, quality-aware memory controller that contains well-partitioned functionality layers to achieve high DRAM utilization while still meet different requirements for bandwidth and latency. Layer 0, also called memory interface socket, is a configurable, programmable, and high-efficient SDRAM controller for designers to rapidly integrate SDRAM subsystem into their designs. Together with Layer 1 quality-aware scheduler, the memory controller also has the capability to provide quality-of-service guarantees including minimum access latencies and fine-grained bandwidth allocation for heterogeneous control and computing functional units in SoC designs. Moreover, Layer 2 built-in address generator designed for multimedia processing units can effectively reduce the address bus traffic and therefore further increase the efficiency of on-chip communication. Experimental results of a digital set-top-box emulation system show that the access latency of the latency-sensitive data flows can be effectively reduced by 37%-65% and the memory bandwidths can be precisely allocated to bandwidth-sensitive data flows with a high degree of control.en_US
dc.language.isoen_USen_US
dc.subjectmemory controlleren_US
dc.subjectmultimedia applicationen_US
dc.subjectquality-aware scheduler (QAS)en_US
dc.titleAn efficient quality-aware memory controller for multimedia platform SoCen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSVT.2005.846412en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume15en_US
dc.citation.issue5en_US
dc.citation.spage620en_US
dc.citation.epage633en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000228815700004-
dc.citation.woscount23-
Appears in Collections:Articles


Files in This Item:

  1. 000228815700004.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.