Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lee, KB | en_US |
dc.contributor.author | Lin, TC | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:19:15Z | - |
dc.date.available | 2014-12-08T15:19:15Z | - |
dc.date.issued | 2005-05-01 | en_US |
dc.identifier.issn | 1051-8215 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSVT.2005.846412 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/13774 | - |
dc.description.abstract | The ongoing advancements in VLSI technology allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into a single chip. On the other hand, the pressures of area and cost lead to the requirement for a single, shared off-chip DRAM memory subsystem. To satisfy different memory access requirements for latency and bandwidth of these heterogeneous functions to this kind of DRAM memory subsystem, a quality-aware memory controller is important. This paper presents an efficient multilayer, quality-aware memory controller that contains well-partitioned functionality layers to achieve high DRAM utilization while still meet different requirements for bandwidth and latency. Layer 0, also called memory interface socket, is a configurable, programmable, and high-efficient SDRAM controller for designers to rapidly integrate SDRAM subsystem into their designs. Together with Layer 1 quality-aware scheduler, the memory controller also has the capability to provide quality-of-service guarantees including minimum access latencies and fine-grained bandwidth allocation for heterogeneous control and computing functional units in SoC designs. Moreover, Layer 2 built-in address generator designed for multimedia processing units can effectively reduce the address bus traffic and therefore further increase the efficiency of on-chip communication. Experimental results of a digital set-top-box emulation system show that the access latency of the latency-sensitive data flows can be effectively reduced by 37%-65% and the memory bandwidths can be precisely allocated to bandwidth-sensitive data flows with a high degree of control. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | memory controller | en_US |
dc.subject | multimedia application | en_US |
dc.subject | quality-aware scheduler (QAS) | en_US |
dc.title | An efficient quality-aware memory controller for multimedia platform SoC | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSVT.2005.846412 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 15 | en_US |
dc.citation.issue | 5 | en_US |
dc.citation.spage | 620 | en_US |
dc.citation.epage | 633 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000228815700004 | - |
dc.citation.woscount | 23 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.