标题: | 低温铜接合制程研究及异质整合平台开发 Development of Low Temperature Cu Bonding and Heterogeneous Integration Platform |
作者: | 黄彦斌 陈冠能 Huang, Yan-Pin Chen, Kuan-Neng 电子研究所 |
关键字: | 低温接合;三维积体电路;异质整合;low temperture bonding;three dimensional integrated circuit;heterogeneous integration |
公开日期: | 2017 |
摘要: | 本博士论文研究三维积体电路关键技术及异质整合平台开发,内容将着重于接合技术之物理机制及其应用。其中包含两大部分:超低温金属接合技术、及使用高分子接合达其异质整合平台研发。所开发的低温接合技术可改善三维积体电路在接合技术上所面临的需多困难,包含热预算及间距微缩等;另一方面,开发的异质整合平台可克服未来各种微机电系统以及不同基板间之异质整合上的技术困难。 在低温金属接合研发中,本研究以暂态液相接合为出发;选用低熔点金属-铟、锡作为接合材料,接合温度介于160 °C ~220 °C。并且使用剪力测试,探讨热压接合参数(温度、压力、时间)跟强度之间的关系。在一系列的实验结果中发现,热压接合的情况下接合温度跟接合时间都不是主要影响强度的因素,推测影响因素为表面金属氧化层。由于超音波震荡可以去除表面氧化层,因此采用超音波辅助接合测试本实验架构,最后验证接合强度的确大幅度提升。 相较于铜柱凸块暂态液相接合,固相薄膜接合可以有较少的制程步骤并且可以达到更高的密度、更小的间距。本研究中使用表面薄膜钝化层保护铜防止氧化,以便实行低温接合。首先在钝化层的选择中,考虑自我扩散以及互相扩散所需之能量消耗,探讨不同钝化层跟铜之间的互相扩散行为。其中包含了(1)表面自我扩散 (2)内部体积自我扩散 (3)空缺生成 (4)藉由空隙之互相扩散 (5)藉由空缺所进行之取代型互相扩散。 本论文最后选用Ti以及Pd作为钝化层进行后续的铜对铜接合测试以及电性分析。以Ti及Pd为钝化层的铜结构分别可以达到180°C以及150°C的低温接合。并且经由Kelvin结构实行电性量测以及可靠度测试,其结果显示电阻值皆没有明显变化,证明此结构不受环境影响劣化具有良好的稳定性。 在本研究的第二部份:晶片级异质整合平台。为了能在”晶片”尺寸下完成三维积体电路的堆叠及矽直通穿孔晶片级后制程,本研究提出经由干膜微影技术制作之承载晶圆,能将多个虚拟晶片(dummy chip)回归于晶圆等级进而可行微影、矽穿孔、金属布线等晶圆级制程验证,而顺利完成垂直联结之异质整合晶片。 This dissertation focuses on researches of three-dimensional integrated circuit, including development of key technologies and using technologies for the construction of heterogeneous integration platform. Studies focus on the physical mechanism of bonding technology and its applications, including two parts: (1) ultra-low temperature metal bonding technology, and (2) development of the heterogeneous integration platform through polymer bonding. The newly developed bonding technology can solve several current bottlenecks, such as thermal budget and spacing miniaturization. On the other hand, the proposed heterogeneous integration platform can be applied to various micro-electromechanical systems and different substrates. In low temperature metal bonding, this study used the transient liquid phase connection as the starting material. The metal with low melting point - indium and tin were used as the bonding medium. Bonding temperature was set between 160 °C and 220 ° C. In thermal compression bonding method, the relationship between the bonding parameters (temperature, pressure, and time) and the bonding strength was further discussed through shear tests. After a series of experimental results, in the case of thermal compression bonding, it was found that bonding temperature and bonding time are not the dominant factors. The dominant factor may be the existence of surface oxide layer. Since ultrasonic vibration could remove surface oxide layer, the experimental structure was tested through ultrasonic-assisted bonding. As the results, the bonding strength was improved significantly. Further, in comparison to transient liquid phase, solid-state film bonding can have fewer process steps, higher density, and smaller pitch. In this study, a surface passivation layer was used to protect copper from oxidation. A low temperature bond was achieved because of the passivation layer. At first, in the selection of passivation layer, diffusion behavior between different passivation layers and Cu was investigated by means of energy consumption in both self-diffusion and inter-diffusion: (1) surface self-diffusion, (2) interior bulk self-diffusion, (3) vacancy formation energy, (4) inter-diffusion through interstitial, and (5) inter-diffusion through substitution. Finally, Ti and Pd were used as the passivation layer for following Cu-to-Cu bonding test and electrical analysis. Cu layers with Ti and Pd passivation were successfully bonded at 180 °C and 150 °C, respectively. Kelvin structure was used to carry out electrical measurement and reliability test. Electrical results showed good consistency in the resistance values, which proved that the structure has good endurance against environmental degradation. In the second part of this dissertation “chip-level heterogeneous integration platform”, chip-level post process was demonstrated to achieve heterogeneous integration platform of diced chips. This study proposes a carrier wafer made by dry film lithography, which allows multiple dummy chips to implement lithography, silicon perforation, metal wiring and other wafer-level process validation. Finally, the vertical connection of the heterogeneous integrated chip can be achieved. |
URI: | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT079911509 http://hdl.handle.net/11536/140548 |
显示于类别: | Thesis |