標題: 整合型扇出技術實現28GHz低雜訊放大器應用在第五代行動通訊
A 28GHz Low Noise Amplifier(LNA) using Integrated Fan-out(InFO) technology for 5th generation wireless system
作者: 江岳竺
黃國威
林國瑞
Chiang, Yueh-Chu
Huang, Guo Wei
Lin, Gray
電子研究所
關鍵字: 扇出技術;低雜訊放大器;fan out;LNA
公開日期: 2017
摘要: 在本論文中,我們利用扇出式封裝技術製造具高品質因子的被動元件去與主動元件(TSMC 28nm CMOS)整合實現出低雜訊放大器,此低雜訊放大器設計架構為L型阻抗匹配的單級放大器應用在第五代行動通訊頻譜(28GHz)上。此論文分為低雜訊放大器的設計方法以及整合扇出式封裝製程來討論。 首先我們利用先進設計系統(ads)2009U1軟體來模擬探討出CMOS與前端以及後端匹配電路的S參數關係來達到高增益和低雜訊的最佳匹配設計與製程條件的選定,匹配電路皆由曲折式電感以及指叉式電容組成,由於我們是先經由高頻雜訊量測系統量測選定的28nm電晶體再進行模擬,電晶體在28GHz的最低雜訊為2 db以及增益為8.54 db,可以得知最佳的gamma點,再將該點進行輸入端阻抗匹配點可得到最佳的增益,也因為不是經由電晶體模組進行的模擬可免除電晶體製程造成頻率以及特性的漂移。製程方面使用的扇出式技術為晶圓級封裝,其為解決未來無法延續摩爾定律的有效方法,優點為增強在射頻電路應用的特性、有較低的功率損耗與高接腳數以及有效減少新進製程面積,因為我們可以有效利用扇出式技術中的重分佈線路層(RDL)進行被動元件的製作,利用此技術與主動元件之積體電路相結合將電路佔據大面積的被動電路皆實現在三維系統中,將有助於射頻積體電路未來增進效能及降低成本。 近年來,從國內外的專利趨勢上,可以發現到扇出技術應用在半導體中有大幅的成長,顯示出其未來的國際發展潛力和重要性。
In this thesis, we integrate passive components of high-quality factor manufactured by fan-out packaging technology with active components (TSMC 28nm CMOS), together to assemble low noise amplifier(LNA). The structure of LNA is single stage amplifier of L-shaped matching network applied under the 5th generation mobile spectrum (28GHz). This thesis is divided into the design method of LNA and integrated fan-out package process. First, we use advanced design system (ads), 2009U1 software, not only to simulate s-parameters relationship between CMOS and input&output matching networks, but also to achieve best matching design of high gain and low noise and to select the proper process conditions. In our experiment, matching circuit is composed of meander inductors and interdigitated capacitors. We first measure the selected 28 nm transistor by the high frequency noise measurement system and proceed our simulations. Thus, we can obtain gamma optimum point and make a good use of it to do input impedance matching and then get higher gain. The results showed that the minimum noise is at 2 db and gain is at 8.54 db. Because the simulation is carried out by transistor measurement data rather than module, we can skip CMOS process and avoid its shifting characteristic. The fan-out technology used in the process is wafer-level package, which is an effective way to continue Moore's Law in the future. With advantages like enhancing the application of RF circuit characteristics, a lower power loss, high pin count (I/O) and effectively reducing the advanced process area, we can effectively use the Redistribution Layer (RDL) in fan-out technology to make passive components. The usage of this technology to integrate passive components with active components in three-dimensions will improve performance and cost down. In recent years, from domestic to foreign patents, it can be found that the applications of fan-out technology in the semiconductor has grown substantially, showing its future international development potential.
URI: http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070450179
http://hdl.handle.net/11536/142535
顯示於類別:畢業論文