标题: | 具有突发模式的高效率和快速暂态反应之数位低压差稳压器对应于DC-DC开关转换器的节能模式 A High Efficiency and Fast Transient Digital Low Dropout Regulator with the Burst Mode Corresponding to the Power Saving Modes of DC-DC Switching Converters |
作者: | 林健和 陈科宏 Lin, Jian-He Chen, Ke-Horng 电机工程学系 |
关键字: | 数位线性稳压器;突发模式技术;非线性开关控制;瞬态增强技术;digital low dropout regulator;burst mode technique;non-linear switch control;transient enhance |
公开日期: | 2017 |
摘要: | 单晶片系统中的电源管理技术包括用于高转换率的高效率DC-DC开关稳压器和用于不同功能块后置调节的数位线性低压差稳压器。开关稳压器中的高效省电模式有效地提高了轻载效率,例如,突发模式,跳过模式,脉冲频率模式。不幸的是,次级数位线性稳压器虽然已经使用最近的技术,却从数位线性稳压器中异常消耗更多的功率来抑制开关稳压器的电压涟波。电源管理的总体轻载效率严重下降。采用桶形移位器控制的数位线性稳压器由于限制循环振荡而导致大的电压波动,并且具有降低功耗的冻结模式的数位线性稳压器会自动从开关稳压器中暴露于较大的电压波动。传输的大电压波纹导致数位线性稳压器经常在正常模式和冻结模式之间切换并消耗大量功率。在省电模式下,显而易见的缺点是将产生大的开关稳压器的输出涟波电压,最先进的数位线性稳压器设计引起额外的开关损耗,并引起大的输出涟波电压。因此,本文提出了使用突发模式技术的数位线性稳压器来减少输出涟波电压,并提高与开关稳压器中节能模式相对应的整体轻载效率。所提出的非线性开关控制技术减少了开/关电源开关的数量,并改变了对应于开关稳压器的频率。此外,当数位线性稳压器离开突发模式时,所提出的瞬态增强技术提高了瞬态性能。 Integrated power management (PM) in the system-on-a-chip (SoC) includes high efficiency DC-DC switching regulator (SWR) for high conversion ratio and multiple cascaded digital low dropout (DLDO) regulators for post regulation in different functional blocks. Efficient power saving modes in the SWRs improve the light-load efficiency effectively, e.g. burst mode, skip mode, pulse frequency mode (PFM), and diode emulation mode (DEM) in the constant on-time (COT). Unfortunately, the cascaded DLDO abnormally consumes more power to suppress large voltage ripple ΔVSWR from the SWR even using the recent DLDO techniques. Overall light-load efficiency of the PM seriously decreases. DLDO with a barrel-shifter-based control induces large voltage ripples due to the limiting cycle oscillation (LCO) effect. DLDO with a freeze mode for power reduction exposures itself to large voltage ripples from the SWRs (in power saving modes). The transmitted large voltage ripples result in the DLDO frequently switching between the normal and freeze modes and thereby consuming much power. In power saving modes, the obvious disadvantage include state-of-the-art DLDO designs cause extra switching loss and induce large output voltage ripple ΔVOUT from the large ΔVSWR. Thus, this thesis proposes the DLDO with the burst mode technique (BMT) to reduce the ΔVOUT and enhance the overall light-load efficiency corresponding to the power saving modes in SWRs. The proposed non-linear switch control (NLSC) technique reduces both the number of on/off power switches and varies the switching frequency corresponding to the ΔVSWR. Moreover, the proposed transient enhance (TE) technique improves transient performance when the DLDO leaves the burst mode. |
URI: | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070450718 http://hdl.handle.net/11536/142648 |
显示于类别: | Thesis |