標題: | A design strategy for short gate length SOI MESFETs |
作者: | Hou, CS Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Mar-1996 |
摘要: | A design strategy for short gate length, self-aligned Si-SOI MESFETs is proposed, in which the design considerations for the important device parameters of the SOI MESFET are studied by using a 2D numerical simulator. It is shown that the sub-threshold I-ds-V-gs characteristics can be used to determine the thickness of silicon film for a given channel doping level under a specified threshold voltage. Moreover, the 2D effect can be suppressed by reducing the thickness of buried oxide to improve the bottom-gate controllability over the channel charges. Moreover, it is shown the backgate bias is also an important controllable parameter for modulating the characteristics of the SOI MESFET in both sub-threshold and saturation regions. An example for designing a very short gate length (0.1 mu m) SOI MESFET has been carried out to verify this strategy. It is shown that the proposed strategy does provide an effective procedure for designing an Si-SOI MESFET with high performance. |
URI: | http://dx.doi.org/10.1016/0038-1101(95)00136-0 http://hdl.handle.net/11536/1426 |
ISSN: | 0038-1101 |
DOI: | 10.1016/0038-1101(95)00136-0 |
期刊: | SOLID-STATE ELECTRONICS |
Volume: | 39 |
Issue: | 3 |
起始頁: | 361 |
結束頁: | 367 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.