標題: | Vertically Stacked Cantilever n-Type Poly-Si Junctionless Nanowire Transistor and Its Series Resistance Limit |
作者: | Chung, Chris Chun-Chih Shen, Chiuan-Huei Lin, Jer-Yi Chin, Chun-Chieh Chao, Tien-Sheng 電子物理學系 Department of Electrophysics |
關鍵字: | Cantilever;high-k metal gate (HKMG);junctionless;nanowire;series resistance;vertically stacked |
公開日期: | 1-二月-2018 |
摘要: | We had successfully suspended the vertically stacked cantilever (VSC) nanowire by two approaches: 1) inserting a SiN layer as reinforcement to sustain the gate-stack thermal budget and 2) adopting high-k metal gate low-temperature process and realizing gate-all-around structure, which shows better subthreshold characteristics. Feasibility of improving current level within the same footprint and without degrading subthreshold performance is demonstrated. Series resistance limit is pointed out as a bottle neck for current increment with respect to layers of channels. Further investigation of reducing the series resistance of VSC nanowire is needed for any future circuit integration. |
URI: | http://dx.doi.org/10.1109/TED.2017.2780851 http://hdl.handle.net/11536/144407 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2017.2780851 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 65 |
起始頁: | 756 |
結束頁: | 762 |
顯示於類別: | 期刊論文 |