完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShen, Wen-Weien_US
dc.contributor.authorLin, Yu-Minen_US
dc.contributor.authorWu, Sheng-Tsaien_US
dc.contributor.authorLee, Chia-Hsinen_US
dc.contributor.authorHuang, Shin-Yien_US
dc.contributor.authorChang, Hsiang-Hungen_US
dc.contributor.authorChang, Tao-Chihen_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2018-08-21T05:53:22Z-
dc.date.available2018-08-21T05:53:22Z-
dc.date.issued2018-08-01en_US
dc.identifier.issn1533-4880en_US
dc.identifier.urihttp://dx.doi.org/10.1166/jnn.2018.15444en_US
dc.identifier.urihttp://hdl.handle.net/11536/144595-
dc.description.abstractIn this study, through silicon via (TSV)-less interconnection using the fan-out wafer-level-packaging (FO-WLP) technology and a novel redistribution layer (RDL)-first wafer level packaging are investigated. Since warpage of molded wafer is a critical issue and needs to be optimized for process integration, the evaluation of the warpage issue on a 12-inch wafer using finite element analysis (FEA) at various parameters is presented. Related parameters include geometric dimension (such as chip size, chip number, chip thickness, and mold thickness), materials' selection and structure optimization. The effect of glass carriers with various coefficients of thermal expansion (CTE) is also discussed. Chips are bonded onto a 12-inch reconstituted wafer, which includes 2 RDL layers, 3 passivation layers, and micro bumps, followed by using epoxy molding compound process. Furthermore, an optical surface inspector is adopted to measure the surface profile and the results are compared with the results from simulation. In order to examine the quality of the TSV-less interconnection structure, electrical measurement is conducted and the respective results are presented.en_US
dc.language.isoen_USen_US
dc.subjectTSV-Less Interconnectionen_US
dc.subjectFO-WLPen_US
dc.titleWarpage Characteristics and Process Development of Through Silicon Via-Less Interconnection Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1166/jnn.2018.15444en_US
dc.identifier.journalJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGYen_US
dc.citation.volume18en_US
dc.citation.spage5558en_US
dc.citation.epage5565en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department國際半導體學院zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentInternational College of Semiconductor Technologyen_US
dc.identifier.wosnumberWOS:000426059800044en_US
顯示於類別:期刊論文