完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chou, Chung-Han | en_US |
dc.contributor.author | Chang, Tsui-Yun | en_US |
dc.contributor.author | Wu, Kai-Chiang | en_US |
dc.contributor.author | Chang, Shih-Chieh | en_US |
dc.date.accessioned | 2018-08-21T05:53:41Z | - |
dc.date.available | 2018-08-21T05:53:41Z | - |
dc.date.issued | 2018-06-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2017.2748028 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145030 | - |
dc.description.abstract | Time speculation has been widely used to achieve high performance in modern design as it exploits average-case timing optimization instead of worst-case timing optimization focusing on reducing longest path delay which rarely happens. Variable-latency design (VLD) style is one research category of time speculation. Since process and environmental variations are hard to predict, traditional variable-latency units (VLUs) designed at presilicon stage will suffer significant performance loss due to pessimistic assumptions for addressing variations. In this paper, we propose a novel sensor-based, transition-aware VLU (S-VLU) scheme adapting to process-voltage-temperature (PVT) variations by using in situ sensors to obtain real-time transition information in a circuit. Moreover, we also propose a sensor deployment strategy to achieve near-maximal performance gain. On average, the S-VLU achieves a 31.27% performance improvement as compared to a 19.26% improvement by using traditional HL. The area overhead of the S-VLU is 13.48%. To the best of the authors' knowledge, this is the first wok to address PVT variations in VLD style. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | PVT variation | en_US |
dc.subject | transition detector (TD) | en_US |
dc.subject | variable-latency design (VLD) | en_US |
dc.title | Sensor-Based Time Speculation in the Presence of Timing Variability | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCAD.2017.2748028 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 37 | en_US |
dc.citation.spage | 1133 | en_US |
dc.citation.epage | 1142 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000433091300002 | en_US |
顯示於類別: | 期刊論文 |